

# Submitted in partial fulfillment of the course requirements For CSARCH1

Daniel Gavrie Y. Clemente

Jan Robee E. Feliciano

Derrick M. Valdellon

Laguna

February 6, 2024

## **Table of Contents**

| Table of Contents                         |    |
|-------------------------------------------|----|
| Chapter 1: The Project and Its Background | 2  |
| Introduction                              | 2  |
| Chapter 2: Circuit Design                 | 3  |
| Truth Table                               | 3  |
| Karnaugh Maps                             | 4  |
| Gate Naming Conventions                   | 6  |
| Logic Circuit                             | 7  |
| Waveforms                                 | 8  |
| Chapter 3: Verilog Observations           | 9  |
| Reference List                            | 12 |

#### **Chapter 1: The Project and Its Background**

#### Introduction

Circuit design is a fascinating discipline that involves the creation of electronic circuits to enable the flow of electricity and perform specific functions. It is a combination of art and science, requiring a deep understanding of electrical principles and the ability to translate conceptual ideas into tangible circuit designs (Lathi & Ding, 2009). From simple analog circuits to complex digital systems, circuit design plays a crucial role in various industries, including telecommunications, automotive, aerospace, and consumer electronics (Sedra & Smith, 2019). Designers use specialized software tools to simulate and test circuit behavior before physical implementation, ensuring optimal performance and reliability (Horie, 2010).

In this paper, we will demonstrate how our circuit design lights up a seven-segment coded display and provide the methods in helping construct our circuit design. Then we will test the circuit design on Verilog and determine whether the circuit design passes all test cases in Verilog.

# **Chapter 2: Circuit Design**

### **Truth Table**

| W<br>(2) | X<br>(1) | Y<br>(2) | Z<br>(6) | No. | А | В | С | D | Е | F | G |
|----------|----------|----------|----------|-----|---|---|---|---|---|---|---|
| 0        | 0        | 0        | 0        | 0   | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 0        | 1        | 0        | 0        | 1   | 0 | 1 | 1 | 0 | 0 | 0 | 0 |
| 1<br>0   | 0        | 0        | 0        | 2   | 1 | 1 | 0 | 1 | 1 | 0 | 1 |
| 1<br>0   | 1        | 0        | 0        | 3   | 1 | 1 | 1 | 1 | 0 | 0 | 1 |
| 1        | 0        | 1        | 0        | 4   | 0 | 1 | 1 | 0 | 0 | 1 | 1 |
| 1        | 1        | 1        | 0        | 5   | 1 | 0 | 1 | 1 | 0 | 1 | 1 |
| 0        | 0        | 0        | 1        | 6   | 1 | 0 | 1 | 1 | 1 | 1 | 1 |
| 0        | 1        | 0        | 1        | 7   | 1 | 1 | 1 | 0 | 0 | 0 | 0 |
| 0<br>1   | 0        | 1        | 1        | 8   | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0<br>1   | 1        | 1        | 1        | 9   | 1 | 1 | 1 | 1 | 0 | 1 | 1 |
| 1        | 0        | 1        | 1        | 10  | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1        | 1        | 1        | 1        | 11  | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

## Karnaugh Maps

$$f(A)(W, X, Y, Z) = W'X' + W'Z + XYZ' + WY'$$

| f(A) | Y,Z |             |   |   |   |  |  |  |  |  |
|------|-----|-------------|---|---|---|--|--|--|--|--|
| W,X  |     | 00 01 11 10 |   |   |   |  |  |  |  |  |
|      | 00  | 1           | 1 | 1 | 1 |  |  |  |  |  |
|      | 01  | 0           | 1 | 1 | 1 |  |  |  |  |  |
|      | 11  | 1           | 1 | 0 | 1 |  |  |  |  |  |
|      | 10  | 1           | 1 | 0 | 0 |  |  |  |  |  |

$$f(B)(W, X, Y, Z) = W'Y + WY' + X'Z' + W'X$$

| f() | Y,Z |             |   |   |   |  |  |  |  |  |
|-----|-----|-------------|---|---|---|--|--|--|--|--|
| W,X |     | 00 01 11 10 |   |   |   |  |  |  |  |  |
|     | 00  | 1           | 0 | 1 | 1 |  |  |  |  |  |
|     | 01  | 1           | 1 | 1 | 1 |  |  |  |  |  |
|     | 11  | 1           | 1 | 0 | 0 |  |  |  |  |  |
|     | 10  | 1           | 1 | 0 | 1 |  |  |  |  |  |

$$f(C)(W, X, Y, Z) = W'Y' + W'Z + Y'Z + WYZ' + XZ'$$

| f(C) | Y,Z |             |   |   |   |  |  |  |  |
|------|-----|-------------|---|---|---|--|--|--|--|
| W,X  |     | 00 01 11 10 |   |   |   |  |  |  |  |
|      | 00  | 1           | 1 | 1 | 0 |  |  |  |  |
|      | 01  | 1           | 1 | 1 | 1 |  |  |  |  |
|      | 11  | 1           | 1 | 0 | 1 |  |  |  |  |
|      | 10  | 0           | 1 | 0 | 1 |  |  |  |  |

f(D)(W, X, Y, Z) = W'Y + WY' + W'X' + XYZ'

| f(D) | Y,Z |             |   |   |   |  |  |  |  |  |
|------|-----|-------------|---|---|---|--|--|--|--|--|
| W,X  |     | 00 01 11 10 |   |   |   |  |  |  |  |  |
|      | 00  | 1           | 1 | 1 | 1 |  |  |  |  |  |
|      | 01  | 0           | 0 | 1 | 1 |  |  |  |  |  |
|      | 11  | 1           | 1 | 0 | 1 |  |  |  |  |  |
|      | 10  | 1           | 1 | 0 | 0 |  |  |  |  |  |

### f(E)(W, X, Y, Z) = W'X' + X'Y'

| f(E) | Y,Z |             |   |   |   |  |  |  |  |
|------|-----|-------------|---|---|---|--|--|--|--|
| W,X  |     | 00 01 11 10 |   |   |   |  |  |  |  |
|      | 00  | 1           | 1 | 1 | 1 |  |  |  |  |
|      | 01  | 0           | 0 | 0 | 0 |  |  |  |  |
|      | 11  | 0           | 0 | 0 | 0 |  |  |  |  |
|      | 10  | 1           | 1 | 0 | 0 |  |  |  |  |

### f(F)(W, X, Y, Z) = W'X'Y' + W'YZ + WYZ' + WY'Z

| f(F) | Y,Z |             |   |   |   |  |  |  |  |  |
|------|-----|-------------|---|---|---|--|--|--|--|--|
| W,X  |     | 00 01 11 10 |   |   |   |  |  |  |  |  |
|      | 00  | 1           | 1 | 1 | 0 |  |  |  |  |  |
|      | 01  | 0           | 0 | 1 | 0 |  |  |  |  |  |
|      | 11  | 0           | 1 | 0 | 1 |  |  |  |  |  |
|      | 10  | 0           | 1 | 0 | 1 |  |  |  |  |  |

| f(G) | Y,Z |             |   |   |   |  |  |  |  |  |
|------|-----|-------------|---|---|---|--|--|--|--|--|
| W,X  |     | 00 01 11 10 |   |   |   |  |  |  |  |  |
|      | 00  | 0           | 1 | 1 | 1 |  |  |  |  |  |
|      | 01  | 0           | 0 | 1 | 1 |  |  |  |  |  |
|      | 11  | 1           | 1 | 0 | 1 |  |  |  |  |  |
|      | 10  | 1           | 1 | 0 | 1 |  |  |  |  |  |

### **Gate Naming Conventions**

$$XYZ' = alpha$$
  $WYZ' = hotel$   $W'YZ = oscar$ 

$$W'X' = bravo$$
  $W'Y' = india$   $WY'Z = papa$ 

$$W'Z = charlie$$
  $Y'Z = juliet$   $W'X'Z = quebec$ 

$$WY' = delta$$
  $XZ' = kilo$   $W'YZ = romeo$ 

$$X'Z' = echo$$
  $WY' = lima$   $WY'Z = sierra$ 

$$W'X = foxtrot$$
  $X'Y' = mike$ 

$$W'Y = golf$$
  $W'X'Y' = november$ 

## **Logic Circuit**



#### Waveforms



Before designing the circuit needed to light up the seven-segment display, we first needed to determine what are the truth table values needed for each number. First, we created a truth table based on the specifications with a 2126 binary value for each number. For example, in a 2126 truth table, the number 9 can either be represented as 0111 or 1101 and the number 7 is represented as 0101. After determining the truth value for each number, we then used a Karnaugh map in creating the logic for the circuit design since the output is a seven-segment display. Then after creating the Karaugh maps for each segment, we then start designing the circuit. Lastly, we then check the circuit design with a test bench to see the waveform of the circuit.

#### **Chapter 3: Verilog Observations**

```
module DE1 (out_0, out_1, out_2, out_3, out_4, out_5, out_6, W, X, Y, Z);
  output out_0, out_1, out_2, out_3, out_4, out_5, out_6;
  input W, X, Y, Z;
 wire \Z'_out , and_17_out, G_out, and_10_out, C_out, and_7_out, F_out,
and_4_out, B_out, and_3_out, D_out, A_out, and_16_out, and_15_out,
and 14_{out}, and 9_{out}, and 12_{out}, Y'_{out}, and 13_{out}, and 12_{out}, E_{out},
and 8 out, and 2 out, and 11 out, and 6 out, \X' out, and 0 out,
and_5_out, \W'_out;
  assign \Z'_out = ~Z;
  assign and 17 out = Y \& \Z' out ;
  assign G_out = and_16_out | and_17_out | and_6_out | and_2_out;
  assign out_6 = G_out;
      always @ (*)
      $display("SevenSegDisplay:SevenSegDisplay 0.abcdefg. =
%b%b%b%b%b%b%b}",
                  A_out, B_out, C_out, D_out, E_out, F_out, G_out, );
  assign and_10_out = X & \Z'_out ;
  assign C_out = and_7_out | and_8_out | and_9_out | and_10_out |
and 1 out;
  assign out_2 = C_out;
  assign and_7_out = W & Y & \Z'_out;
  assign F out = and 13 out | and 14 out | and 15 out | and 7 out;
  assign out_5 = F_out;
  assign and_4_out = \X'_out & \Z'_out;
  assign B_out = and_4_out | and_2_out | and_5_out | and_6_out;
  assign out 1 = B out;
  assign and_3_out = X & Y & \Z'_out;
  assign D_out = and_0_out | and_11_out | and_2_out | and_3_out;
  assign out 3 = D out;
  assign A_out = and_3_out | and_0_out | and_1_out | and_2_out;
  assign out_0 = A_out;
```

```
assign and_16_out = \W'_out & \X'_out & Z;
 assign and_15_out = W & \Y'_out & Z;
 assign and_14_out = \W'_out & Y & Z;
 assign and_9_out = \Y'_out & Z;
 assign and 1 out = \W' out & Z;
 assign \Y'_out = ~Y;
 assign and_13_out = \W'_out & \X'_out & \Y'_out;
 assign and_12_out = \X'_out & \Y'_out;
 assign E_out = and_0_out | and_12_out;
 assign out_4 = E_out;
 assign and_8_out = \W'_out & \Y'_out;
 assign and_2_out = W & \Y'_out ;
 assign and_11_out = \W'_out & Y;
 assign and_6_out = \W'_out & Y;
 assign X'_out = ~X;
 assign and_0_out = \W'_out & \X'_out;
 assign and_5_out = \W'_out & X;
 assign \W'_out = ~W;
endmodule
```

Above is the DE1 module of the exported verilog file from CircuitVerse. The generated verilog file also provides the number of gates used in the logic circuit. As can be seen below, there are 29 gates in total.

```
/*
Element Usage Report
Input - 4 times
NotGate - 4 times
AndGate - 18 times
OrGate - 7 times
Output - 7 times
SevenSegDisplay - 1 times
*/
```

Above are the test results of the exported verilog file from CircuitVerse. As can be seen, the test came out successful.

#### **Reference List**

Horie, M. (2010). Digital design and computer architecture. Morgan Kaufmann.

Lathi, B. P., & Ding, Z. (2009). Modern digital and analog communication systems. Oxford University Press.

Sedra, A. S., & Smith, K. C. (2019). Microelectronic circuits. Oxford University Press.